網(wǎng)站首頁 > 圖書 > 電路/工程
超高頻多速開關(guān)電容電路設(shè)計(jì)
定價(jià): | ¥ 35 | ||
作者: | 潘森 等編著 | ||
出版: | 科學(xué)出版社 | ||
書號(hào): | 9787030182494 | ||
語言: | 英文原版 | ||
日期: | 2007-01-01 | ||
版次: | 1 | 頁數(shù): | 227 |
開本: | 16開 | 查看: | 0次 |

服務(wù)商城 | 客服電話 | 配送服務(wù) | 優(yōu)惠價(jià) | 購買 |
![]() | 400-711-6699 | 滿29至69元,免運(yùn)費(fèi)! | ¥30.9 | ![]() |
本書以具體實(shí)例為依托,詳細(xì)闡述了作者所設(shè)計(jì)的一款性能優(yōu)越、用途廣泛的高頻開關(guān)電容電路,并對(duì)該電路設(shè)計(jì)中所涉及的模擬CMOS集成電路設(shè)計(jì)的很多重要問題進(jìn)行講解。而這些問題并不僅限于該書所介紹的電路類型,而是在模擬集成電路設(shè)計(jì)中經(jīng)常會(huì)遇到的一些典型問題,所以本書的參考價(jià)值可以擴(kuò)展到更大的領(lǐng)域。更難能可貴的是作者所設(shè)計(jì)的這款電路的優(yōu)越性能得到了實(shí)際芯片測(cè)試的驗(yàn)證,增加了本書的權(quán)威性。
Preface
Acknowledgment
List of Abbreviations
List of Figures
List of Tables
1 INTRODUCTION
1. High-Frequency Integrated Analog Filtering
2. Multirate Switched-Capacitor Circuit Techniques
3. Sampled-Data Interpolation Techniques
4. Research Goals and Design Challenges
2 IMPROVED MULTIRATE POLYPHASE-BASED INTERPOLATION STRUCTURES
1. Introduction
2. Conventional and Improved Analog Interpolation
3. Polyphase Structures for Optimum-class Improved Analog Interpolation
4. Multirate ADB Polyphase Structures
4.1 Canonic and Non-Canonic ADB Realizations
4.2 SC Circuit Architectures
5. Low-Sensitivity Multirate IIR Structures
5.1 Mixed Cascade/Parallel Form
5.2 Extra-Ripple IIR Form
6. Summary
3 PRACTICAL MULTIRATE SC CIRCUIT DESIGN CONSIDERATIONS
1. Introduction
2. Power Consumption Analysis
3. Capacitor-Ratio Sensitivity Analysis
3.1 FIR Structure
3.2 IIR Structure
4. Finite Gain & Bandwidth Effects
5. Input-Referred Offset Effects
6. Phase Timing-Mismatch Effects
6.1 Periodic Fixed Timing-Skew Effect
6.2 Random Timing-Jitter Effects
7. Noise Analysis
8. Summary
4 GAIN- AND OFFSET- COMPENSATION FOR MULTIRATE SC CIRCUITS
1. Introduction
2. Autozeroing and Correlated-Double Sampling Techniques
3. AZ and CDS SC Delay Blocks with Mismatch-Free Property
3.1 SC Delay Block Architectures
3.2 Gain and Offset Errors - Expressions and Simulation Verification
3.3 Multi-Unit Delay Implementations
4. AZ and CDS SC Accumulators
4.1 SC Accumulator Architectures
4.2 Gain and Offset Errors - Expressions and Simulation Verification
5. Design Examples
6. Speed and Power Considerations
7. Summary
5 DESIGN OF A 108 MHz MULTISTAGE SC VIDEO INTERPOLATING FILTER
1. Introduction
2. Optimum Architecture Design
2.1 Multistage Polyphase Structure with Half-Band Filtering..
2.2 Spread-Reduction Scheme
2.3 Coefficient-Sharing Techniques
3. Circuit Design
3.1 lst-Stage
3.2 2nd- and 3rd-Stage
3.3 Digital Clock Phase Generation
4. Circuit Layout
5. Simulation Results
5.1 BehavioraI Simulations
5.2 Circuit-Level Simulations
6. Summary
6 DESIGN OF A 320 MHZ FREQUENCY-TRANSLATED SC BANDPASS INTERPOLATING FILTER
1. Introduction
2. Prototype System-Level Design
2.1 Multi-notch FIR Transfer Function
2.2 Time-Interleaved Serial ADB Polyphase Structure with
A utozeroing
3. Prototype Circuit-Level Design
3.1 Autozeroing ADB and Accumulator
3.2 High-Speed Multiplexer
3.3 Overall SC Circuit Architecture
3.4 Telescopic opamp with Wide-Swing Biasing
3.5 nMOS Switches 136
3.6 Noise Calculation
3.7 I/0 Circuitry
3.8 Low Timing-Skew Clock Generation
4. Layout Considerations
4.1 Device and Path Matching
4.2 Substrate and Supply Noise Decoupling
4.3 Shielding
4.4 Floor Plan
5. Simulation Results
5.1 Opamp Simulations
5.2 Filter Behavioral Simulations
5.3 Filter Transistor-Level and Post-Layout Simulations
6. Summary
7 EXPERIMENTAL RESULTS
1. Introduction
2. PCB Design
2.1 Floor Plan
2.2 Power Supplies and Decoupling
2.3 Biasing Currents
2.4 Input and Output Network
3. Measurement Setup and Results
3.1 Frequency Response
3.2 Time-Domain Signal Waveforms
3.3 One-Tone Signal Spectrum
3.4 Two-Tone Intermodulation Distortion
3.5 THD and IM3 vs. Input Signal Level
3.6 Noise Performance
3.7 CMRR and PSRR
4. Summary
8 CONCLUSIONS
APPENDIX 1 TIMING-MISMATCH ERRORS WITH NONUNIFORMLY HOLDING EFFECTS
1. Spectrum Expressions for IU-ON(SH) and IN-CON(SH)
1.1 IU-ON(SH)
1.2 IN-CON(SH)
2. Closed Form SINAD Expression for IU-ON(SH) and IN-CON(SH)
2.1 IU-ON(SH)
2.2 IN-CON(SH)
3. Closed Form SFDR Expression for IN-CON(SH) systems
4. Spectrum Correlation of IN-OU(IS) and IU-ON(SH)
APPENDIX 2 NOISE ANALYSIS FOR SC ADB DELAY LINE AND POLYPHASE SUBFILTERS
1. Output Noise of ADB Delay Line
2. Output Noise of Polyphase Subfilters
2.1 Using TSI Input Coefficient SC Branches
2.2 Using OFR Input Coefficient SC Branches
APPENDIX 3 GAIN, PHASE AND OFFSET ERRORS FOR GOC MF SC DELAY CIRCUIT I AND J
1. GOC MF SC Delay Circuit I
2. GOC MF SC Delay Circuit J
Acknowledgment
List of Abbreviations
List of Figures
List of Tables
1 INTRODUCTION
1. High-Frequency Integrated Analog Filtering
2. Multirate Switched-Capacitor Circuit Techniques
3. Sampled-Data Interpolation Techniques
4. Research Goals and Design Challenges
2 IMPROVED MULTIRATE POLYPHASE-BASED INTERPOLATION STRUCTURES
1. Introduction
2. Conventional and Improved Analog Interpolation
3. Polyphase Structures for Optimum-class Improved Analog Interpolation
4. Multirate ADB Polyphase Structures
4.1 Canonic and Non-Canonic ADB Realizations
4.2 SC Circuit Architectures
5. Low-Sensitivity Multirate IIR Structures
5.1 Mixed Cascade/Parallel Form
5.2 Extra-Ripple IIR Form
6. Summary
3 PRACTICAL MULTIRATE SC CIRCUIT DESIGN CONSIDERATIONS
1. Introduction
2. Power Consumption Analysis
3. Capacitor-Ratio Sensitivity Analysis
3.1 FIR Structure
3.2 IIR Structure
4. Finite Gain & Bandwidth Effects
5. Input-Referred Offset Effects
6. Phase Timing-Mismatch Effects
6.1 Periodic Fixed Timing-Skew Effect
6.2 Random Timing-Jitter Effects
7. Noise Analysis
8. Summary
4 GAIN- AND OFFSET- COMPENSATION FOR MULTIRATE SC CIRCUITS
1. Introduction
2. Autozeroing and Correlated-Double Sampling Techniques
3. AZ and CDS SC Delay Blocks with Mismatch-Free Property
3.1 SC Delay Block Architectures
3.2 Gain and Offset Errors - Expressions and Simulation Verification
3.3 Multi-Unit Delay Implementations
4. AZ and CDS SC Accumulators
4.1 SC Accumulator Architectures
4.2 Gain and Offset Errors - Expressions and Simulation Verification
5. Design Examples
6. Speed and Power Considerations
7. Summary
5 DESIGN OF A 108 MHz MULTISTAGE SC VIDEO INTERPOLATING FILTER
1. Introduction
2. Optimum Architecture Design
2.1 Multistage Polyphase Structure with Half-Band Filtering..
2.2 Spread-Reduction Scheme
2.3 Coefficient-Sharing Techniques
3. Circuit Design
3.1 lst-Stage
3.2 2nd- and 3rd-Stage
3.3 Digital Clock Phase Generation
4. Circuit Layout
5. Simulation Results
5.1 BehavioraI Simulations
5.2 Circuit-Level Simulations
6. Summary
6 DESIGN OF A 320 MHZ FREQUENCY-TRANSLATED SC BANDPASS INTERPOLATING FILTER
1. Introduction
2. Prototype System-Level Design
2.1 Multi-notch FIR Transfer Function
2.2 Time-Interleaved Serial ADB Polyphase Structure with
A utozeroing
3. Prototype Circuit-Level Design
3.1 Autozeroing ADB and Accumulator
3.2 High-Speed Multiplexer
3.3 Overall SC Circuit Architecture
3.4 Telescopic opamp with Wide-Swing Biasing
3.5 nMOS Switches 136
3.6 Noise Calculation
3.7 I/0 Circuitry
3.8 Low Timing-Skew Clock Generation
4. Layout Considerations
4.1 Device and Path Matching
4.2 Substrate and Supply Noise Decoupling
4.3 Shielding
4.4 Floor Plan
5. Simulation Results
5.1 Opamp Simulations
5.2 Filter Behavioral Simulations
5.3 Filter Transistor-Level and Post-Layout Simulations
6. Summary
7 EXPERIMENTAL RESULTS
1. Introduction
2. PCB Design
2.1 Floor Plan
2.2 Power Supplies and Decoupling
2.3 Biasing Currents
2.4 Input and Output Network
3. Measurement Setup and Results
3.1 Frequency Response
3.2 Time-Domain Signal Waveforms
3.3 One-Tone Signal Spectrum
3.4 Two-Tone Intermodulation Distortion
3.5 THD and IM3 vs. Input Signal Level
3.6 Noise Performance
3.7 CMRR and PSRR
4. Summary
8 CONCLUSIONS
APPENDIX 1 TIMING-MISMATCH ERRORS WITH NONUNIFORMLY HOLDING EFFECTS
1. Spectrum Expressions for IU-ON(SH) and IN-CON(SH)
1.1 IU-ON(SH)
1.2 IN-CON(SH)
2. Closed Form SINAD Expression for IU-ON(SH) and IN-CON(SH)
2.1 IU-ON(SH)
2.2 IN-CON(SH)
3. Closed Form SFDR Expression for IN-CON(SH) systems
4. Spectrum Correlation of IN-OU(IS) and IU-ON(SH)
APPENDIX 2 NOISE ANALYSIS FOR SC ADB DELAY LINE AND POLYPHASE SUBFILTERS
1. Output Noise of ADB Delay Line
2. Output Noise of Polyphase Subfilters
2.1 Using TSI Input Coefficient SC Branches
2.2 Using OFR Input Coefficient SC Branches
APPENDIX 3 GAIN, PHASE AND OFFSET ERRORS FOR GOC MF SC DELAY CIRCUIT I AND J
1. GOC MF SC Delay Circuit I
2. GOC MF SC Delay Circuit J